| | Lesson Plan | | | | | |--------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------|--|--| | Name | of the Institute : | CVRP | | | | | - | rtment : | EE | | | | | | ster/Division/Branch: | 5th EE | | | | | | ct Name with code : No. of Class (Required) : | DIGITAL ELECTRONICS & MICROPROCESSOR | | | | | Total | (Required) : | 60 Faculty Name: SUCHISMITA SATAPATHY | | | | | Class<br>No. | List different | Brief Description of the Topic/Chapter to be taught | Remark | | | | 1 | List different number sys | tem & their relevance : binary, octal, decimal, Hexadecimal | | | | | 2 | Study the Conversion fro | m one number system to another | | | | | 3 | Perform Arithmetic opera | ations of binary number systems. | | | | | 4 | Represent the Concept of | complemently numbers: 1's & 2's complement of Binary numbers. | | | | | 5 | Perform Subtraction of bi | nary numbers using complementary numbers. | | | | | 6 | Perform multiplication an | d division of binary numbers. | | | | | 7 | Define concept of Digital | Code & its application. | | | | | 8 | Distinguish between weig | hted & non-weight Code. | | | | | 9 | Study Codes : definition, and applications. | relevance, types (BCD, Gray, Excess-3 and ASCII code. | | | | | 10 | Generation of Error Detec | tion & Correction Code using parity bit. | | | | | 11 | Learn the Basic Logic gate<br>truth table & example IC 1 | es (NOT, OR, AND, NOR, NAND, EX-OR & EXNOR) - Symbol, function, expression, nos. | | | | | 12 | Define Universal Gates w | ith examples & realization of other gates. | | | | | 13 | | stants, variables & functions. | | | | | 14 | Comprehend the Laws of I | Boolean algebra, State and prove Demorgan's Theorems. | | | | | 15 | Represent Logic Expression | on : SOP & POS forms & conversion. | <del> </del> | | | | 16 | Simplify the Logic Expression/Functions (Maximum of 4 variables): using Boolean algebra and Karnaugh's map methods. | | | | | | 17 | What is don't care condition | ons ?,Realisation of simplified logic expression using gares. | | | | | 18 | Illustrate with examples the | e above. | - | | | | 19 | Doubt Clearing class for U | nit-I. | - | | | | 20 | Doubt Clearing class for U | nit-I. | <del> </del> | | | | 21 | Define a Combinational Ci | rcuit and explain with examples. Arithmetic Circuits (Binary). | | | | | | Truth table & applications of Half-adde | ers, Full-adder & full-Subtractor. | | | | | | Multiplexure & De-Multipl | | | | | | 24 | Discuss Decorders : definite high order encoders, truth to | ion, relevance, gate level of circuit of simple decoders, Logic circuit of able & example IC nos. | | | | | 25 I | Digital Comparator, Seven s | segment Decoder. | | | | | 26 I | Explain the working of Bina | ary-Decimal Encoder & Decoder. | | | | | 27 | Doubt Clearing class for Ur | nit-II. | | | | | 28 | Doubt Clearing class for Un | sit-II. | + | | | | 29 [ | Define Flip-Flop.Study RS, | Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables. | | | | | _ | | Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables. | - | | | | _ | | Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables. | | | | | - | | Clocked RS, D, T, JK, MS-JK flip-flop with logic Circuit and truth tables. | | | | | - | oncept of Racing and how | | - | | | | - 1 | | | 1 | | | | 34 | Concept of Racing and how it can be avoided. | 1 | | |----|-------------------------------------------------------------------------------------------------------------|---|--| | 35 | Explain the working of various types of shift registers – ISO, SIPO, PISO, PIPO. | | | | 36 | Universal shift registers-Applications. | | | | 37 | Types of Counter & applications. | | | | 38 | Binary counter, Asynchronous ripple counter (UP & DOWN), Decade counter. Synchronous counter, Ring Counter. | | | | 39 | Doubt Clearing class for Unit-III. | | | | 40 | Introduction to Microprocessors, Microcomputers. | | | | 41 | Architecture of Intel 8085A Microprocessor and description of each block. | | | | 42 | Pin diagram and description. | | | | 43 | Stack, Stack pointer & stack top | | | | 44 | Interrupts | | | | 45 | Opcode & Operand | | | | 46 | Differentiate between one byte, two byte & three byte instruction with example. | | | | 47 | Instruction set of 8085 example | | | | 48 | Addressing mode of 8085 Microprocessor. | | | | 49 | Fetch Cycle, Machine Cycle, Instruction Cycle, T-State | | | | 50 | Timing Diagram for memory read, memory write, I/O read, I/O write | | | | 51 | Timing Diagram for 8085 instruction | | | | 52 | Counter and time delay, Simple assembly language programming of 8085. | | | | 53 | Doubt Clearing class for Unit-IV | | | | 54 | Basic Interfacing Concepts, Memory mapping & I/O mapping | | | | 55 | Functional block diagram and description of each block of Programmable peripheral interface Intel 8255 | | | | 56 | Application using 8255: Seven segment LED display, Square wave generator, Traffic light Controller | | | | 57 | Doubt Clearing class for Unit-V | | | | 58 | Previous Year Semester Question discussion. | | | | 59 | Previous Year Semester Question discussion. | | | | 60 | Previous Year Semester Question discussion. | | | Sign. of Facult Sigh of H.O.D